In English

Design of a phase locked loop for 60 GHz/ 30 GHz signal generation in 22nm FDSOI technology for wireless transceivers

Sajeendran Bhuvanendran Sathiabhama
Göteborg : Chalmers tekniska högskola, 2019. 58 s.
[Examensarbete på avancerad nivå]

Phase Locked Loops (PLLs) are fundamental components in communication systems used in frequency synthesis, carrier recovery and modulation. Massive Multiple Input Multiple Output (MIMO) based millimeter wave communication systems demand reference frequencies with high spectral purity. Low power implementation of PLLs in deep submicron CMOS processes is essential in the current market demand for integrated transceivers for future communication systems like 5G. This thesis deals with the design of a 60 GHz PLL in 22nm FDSOI technology for use in 5G transceiver systems.

Nyckelord: PLL, 5G, 22 nm, VCO, injection locking, phase noise, charge pump, PFD

Publikationen registrerades 2019-04-29. Den ändrades senast 2019-04-29

CPL ID: 256662

Detta är en tjänst från Chalmers bibliotek