In English

Instruction Decoder design for the FlexCore Processor

ABDUL REHMAN BUZDAR
Göteborg : Chalmers tekniska högskola, 2010. 107 s.
[Examensarbete på avancerad nivå]

The goal of this project is to design an instruction decoder for the FlexCore processor based on an instruction compression scheme that would be used in implementing the instruction decoder circuitry. The instruction decoder is implemented using VHDL and an optimal compression scheme considering the FlexCore processor requirements. Later the VHDL description of the instruction decoder was synthesized using Cadence RTL compiler to study the impact of instruction decoder on the FlexCore processor performance in terms of timing, area and power requirements. The report also gives an analysis of various parameters of the compression scheme that would have an impact on the overall performance of the instruction decoder and eventually the FlexCore.



Publikationen registrerades 2011-03-10. Den ändrades senast 2015-08-04

CPL ID: 137820

Detta är en tjänst från Chalmers bibliotek